EE8351 – Digital Logic Circuits – Regulation 2017 Syllabus

EE8351 – NOTES & QP

NOTES CLICK HERE
SEMESTER QP CLICK HERE

EE8351 – SYLLABUS

UNIT I NUMBER SYSTEMS AND DIGITAL LOGIC FAMILIES

Review of number systems, binary codes, error detection and correction codes (Parity and Hamming code) — Digital Logic Families -comparison of RTL, DTL, TTL, ECL and MOS families -operation, characteristics of digital logic family.

UNIT II COMBINATIONAL CIRCUITS

Combinational logic — representation of logic functions-SOP and POS forms, K-map representations — minimization using K maps — simplification and implementation of combinational logic — multiplexers and de multiplexers — code converters, adders, subtractors, Encoders and Decoders.

UNIT III SYNCHRONOUS SEQUENTIAL CIRCUITS

Sequential logic- SR, JK, D and T flip flops — level triggering and edge triggering — counters — asynchronous and synchronous type — Modulo counters — Shift registers — design of synchronous sequential circuits — Moore and Melay models- Counters, state diagram; state reduction; state assignment.

UNIT IV ASYNCHRONOUS SEQUENTIAL CIRCUITS AND PROGRAMMABILITY LOGIC DEVICES

Asynchronous sequential logic circuits-Transition tability, flow tability-race conditions, hazards &errors in digital circuits; analysis of asynchronous sequential logic circuitsintroduction to Programmability Logic Devices: PROM — PLA –PAL, CPLD-FPGA.

UNIT V VHDL

RTL Design — combinational logic — Sequential circuit — Operators — Introduction to Packages — Subprograms — Test bench. (Simulation /Tutorial Examples: adders, counters, flip flops, Multiplexers & De multiplexers).